Embedded and DSP design tools integration for Xilinx FPGA development
Ver/Abrir
Autor/a
Estevadeordal Serra, Carles
Otros/as autores/as
Universitat Ramon Llull. La Salle
Fecha de publicación
2010Resumen
The aim of this projecte de final de master is to design a firmware with VHDL and the Matlab System Generator for Xilinx DSP of a test application, which mixes several of the Xilinx tools to create the design. The target FPGA is a Spartan 6 from a SP605 test board. In addition, this memory contains the main characteristics of the firmware design, a description of the tools used and the methodologies available to create the Firmware. Furthermore, it provides some theoric background and in some cases, it is useful as a guide to implement a similar solution to the one proposed. Furthermore, there is a description of the findings in the System Generator design field and also with the interaction in the Xilinx FPGA design flow. There have been described the tests which were performed to ensure the correctness of the design.
Tipo de documento
Trabajo fin de máster
Lengua
English
Materias (CDU)
004 - Informática
62 - Ingeniería. Tecnología
Palabras clave
Dispositius lògics programables -- TFM
Matrius de portes programables per l'usuari -- TFM
Páginas
82 p.
Colección
ENG TFM MUEXT; 1862
Este ítem aparece en la(s) siguiente(s) colección(ones)
Derechos
© Escola Tècnica Superior d'Enginyeria La Salle
Excepto si se señala otra cosa, la licencia del ítem se describe como http://creativecommons.org/licenses/by-nc-nd/4.0/